## INTEGRATED CIRCUITS



Product specification

2003 Feb 19



HILIP

#### **Product specification**

### I<sup>2</sup>C-bus SIM card interface

### **OM5926HN**

#### CONTENTS

| 1              | FEATURES                                                                          |
|----------------|-----------------------------------------------------------------------------------|
| 2              | APPLICATIONS                                                                      |
| 3              | GENERAL DESCRIPTION                                                               |
| 4              | ORDERING INFORMATION                                                              |
| 5              | QUICK REFERENCE DATA                                                              |
| eet4U.com<br>6 | BLOCK DIAGRAM                                                                     |
| 7              | PINNING INFORMATION                                                               |
| 7.1            | Pinning                                                                           |
| 7.2            | Pin description                                                                   |
| 8              | FUNCTIONAL DESCRIPTION                                                            |
| 8.1            | I <sup>2</sup> C-bus control                                                      |
| 8.2            | Power supply                                                                      |
| 8.3            | DC-to-DC converter                                                                |
| 8.4            | Power-down mode                                                                   |
| 8.5            | Off mode                                                                          |
| 8.6<br>8.7     | Sequencer and clock counter<br>Clock circuitry                                    |
| 8.8            | Protection                                                                        |
| 8.9            | I/O circuitry                                                                     |
| 9              |                                                                                   |
| 10             | HANDLING                                                                          |
| 11             | THERMAL CHARACTERISTICS                                                           |
| 12             | CHARACTERISTICS                                                                   |
| 13             | APPLICATION INFORMATION                                                           |
| 14             | PACKAGE OUTLINE                                                                   |
| 15             | SOLDERING                                                                         |
| 15.1           | Introduction to soldering surface mount<br>packages                               |
| 15.2           | Reflow soldering                                                                  |
| 15.3           | Wave soldering                                                                    |
| 15.4           | Manual soldering                                                                  |
| 15.5           | Suitability of surface mount IC packages for<br>wave and reflow soldering methods |
| 16             | DATA SHEET STATUS                                                                 |
| 17             | DEFINITIONS                                                                       |
| 18             | DISCLAIMERS                                                                       |
| 19             | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS                                   |

### OM5926HN

### 1 FEATURES

- Subscriber Identification Module (SIM) card interface in accordance with GSM11.11, GSM11.12 (Global System for Mobile communication) and ISO 7816 requirements
- + V\_{CC} regulation (3 or 5 V  $\pm 8\%)$  with controlled rise and fall times
- One protected and buffered pseudo-bidirectional I/O line (I/O referenced to  $V_{CC}$  and SIMI/O referenced to  $V_{DDI}$ )
- Clock generation (up to 10 MHz) with synchronous start and frequency quadrupling
- Clock stop LOW, clock stop HIGH or 1.25 MHz (from internal oscillator) for cards Power-down mode
- Automatic activation and deactivation sequences of an independent sequencer
- Automatic processing of pin RST with the counting of the 41928 CLK cycles for the beginning of the Answer-To-Reset (ATR)
- Warm reset command
- Supply voltage supervisor for power-on reset, spike killing and emergency deactivation in case of supply drop-out
- DC-to-DC converter (doubler, tripler or follower) allowing operation in a 3 or 5 V environment  $(2.5 \le V_{DD} \le 6 \text{ V})$
- Enhanced Electrostatic Discharge (ESD) protection on card side (6 kV minimum)
- Power-down mode with several active features and current reduction



- Off mode with 5  $\mu A$  current
- Control from a microcontroller via a 400 kHz slave I<sup>2</sup>C-bus (address 48H)
- Interface signals supplied by an independent voltage (1.5  $\leq$  V\_{DDI}  $\leq$  6 V).

#### 2 APPLICATIONS

• GSM mobile phones.

#### **3 GENERAL DESCRIPTION**

The OM5926HN is a low cost one chip SIM interface, in accordance with GSM11.11, GSM11.12 with card current limitation. Controlled by the l<sup>2</sup>C-bus, it is optimized in terms of board space, external components count and connection count (see Chapter 13).

Due to the integrated DC-to-DC converter, the device ensures full cross-compatibility between 3 or 5 V cards and 3 or 5 V environments. The very low power consumption in Power-down mode and Off mode saves battery power.

#### **4** ORDERING INFORMATION

| ТҮРЕ     | PACKAGE |                                                                                                           |          |  |  |  |
|----------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|
| NUMBER   | NAME    | ME DESCRIPTION                                                                                            |          |  |  |  |
| OM5926HN | HVQFN20 | plastic, heatsink very thin quad flat package; no leads; 20 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | SOT662-1 |  |  |  |

### OM5926HN

#### 5 QUICK REFERENCE DATA

| SYMBOL                 | PARAMETER                                                    | CONDITIONS                                                                                                                               | MIN. | TYP. | MAX. |      |
|------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub>        | supply voltage on pins $V_{\text{DDS}}$ and $V_{\text{DDP}}$ |                                                                                                                                          | 2.5  | -    | 6    | V    |
| I <sub>DD</sub>        | supply current on pins V <sub>DDS</sub>                      | Off mode; V <sub>DD</sub> = 3 V                                                                                                          | -    | -    | 5    | μA   |
| et4U.com               | and V <sub>DDP</sub>                                         | Power-down mode; $V_{DD} = 3V$ ;<br>$V_{CC} = 5 V$ ; $I_{CC} = 100 \mu A$ ; SIMCLK<br>connected to PGND or $V_{DDI}$ ;<br>CLK is stopped | _    | _    | 500  | μA   |
|                        |                                                              | active mode; $V_{DD} = 3 V$ ; $V_{CC} = 3 V$ ;<br>$I_{CC} = 6 mA$ ; $f_{CLK} = 3.25 MHz$                                                 | -    | -    | 18   | mA   |
|                        |                                                              | active mode; $V_{DD} = 3 V$ ; $V_{CC} = 5 V$ ;<br>$I_{CC} = 10 mA$ ; $f_{CLK} = 3.25 MHz$                                                | -    | -    | 50   | mA   |
|                        |                                                              | active mode; $V_{DD} = 5 V$ ; $V_{CC} = 3 V$ ;<br>$I_{CC} = 6 mA$ ; $f_{CLK} = 3.25 MHz$                                                 | -    | -    | 10   | mA   |
|                        |                                                              | active mode; $V_{DD} = 5 V$ ; $V_{CC} = 5 V$ ;<br>$I_{CC} = 10 mA$ ; $f_{CLK} = 3.25 MHz$                                                | -    | -    | 30   | mA   |
| V <sub>DDI</sub>       | interface signal supply voltage                              |                                                                                                                                          | 1.5  | -    | 6    | V    |
| V <sub>CC</sub>        | card supply voltage                                          | 5 V card; active mode;<br>0 < I <sub>CC</sub> < 15 mA; 40 nAs dynamic<br>load on 200 nF capacitor                                        | 4.6  | 5    | 5.4  | V    |
|                        |                                                              | 3  V card; active mode;<br>$0 < I_{CC} < 10 \text{ mA}$ ; 24 nAs dynamic<br>load on 200 nF capacitor                                     | 2.75 | 3    | 3.25 | V    |
|                        |                                                              | 5 V card; PDOWN = 1; $I_{CC} < 5 \text{ mA}$                                                                                             | 4.6  | -    | 5.4  | V    |
|                        |                                                              | 3 V card; PDOWN = 1; $I_{CC}$ < 5 mA                                                                                                     | 2.75 | -    | 3.25 | V    |
| SR                     | slew rate on $V_{CC}$ (rise and fall)                        | C <sub>L(max)</sub> = 200 nF                                                                                                             | 0.05 | -    | 0.25 | V/µs |
| t <sub>de</sub>        | deactivation time                                            |                                                                                                                                          | -    | -    | 120  | μs   |
| t <sub>act</sub>       | activation time                                              |                                                                                                                                          | -    | -    | 150  | μs   |
| f <sub>i(SIMCLK)</sub> | clock input frequency                                        |                                                                                                                                          | 0    | -    | 20   | MHz  |
| T <sub>amb</sub>       | operating ambient temperature                                |                                                                                                                                          | -40  | -    | +85  | °C   |

### OM5926HN

#### 6 BLOCK DIAGRAM

www.DataSheet4U.com



OM5926HN

### I<sup>2</sup>C-bus SIM card interface

#### 7 PINNING INFORMATION

7.1 Pinning

www.DataSheet4U.com



#### 7.2 Pin description

Table 1 HVQFN20 package

| SYMBOL           | PIN | DESCRIPTION                                                                                                           |
|------------------|-----|-----------------------------------------------------------------------------------------------------------------------|
| SIMCLK           | 1   | external clock input                                                                                                  |
| PWROFF           | 2   | control input for entering the Off mode (active LOW)                                                                  |
| S1               | 3   | capacitor connection for the DC-to-DC converter (between S1 and S2)                                                   |
| PGND             | 4   | power ground                                                                                                          |
| S3               | 5   | capacitor connection for the DC-to-DC converter (between S3 and S4)                                                   |
| V <sub>DDP</sub> | 6   | power supply voltage                                                                                                  |
| S4               | 7   | capacitor connection for the DC-to-DC converter (between S3 and S4)                                                   |
| S2               | 8   | capacitor connection for the DC-to-DC converter (between S1 and S2)                                                   |
| VUP              | 9   | DC-to-DC converter output (must be decoupled with a 100 nF capacitor to ground)                                       |
| I/O              | 10  | input/output to and from the card reader (C7)                                                                         |
| SGND             | 11  | signal ground                                                                                                         |
| CLK              | 12  | clock output to the card reader (C3)                                                                                  |
| V <sub>CC</sub>  | 13  | supply voltage to the card reader (C1)                                                                                |
| RST              | 14  | reset output to the card reader (C2)                                                                                  |
| V <sub>DDS</sub> | 15  | signal supply voltage                                                                                                 |
| DEL              | 16  | external capacitor connection for the delay on the voltage supervisor                                                 |
| SIMI/O           | 17  | input/output to and from the microcontroller (internal 20 k $\Omega$ pull-up resistor connected to V <sub>DDI</sub> ) |
| V <sub>DDI</sub> | 18  | supply voltage for the interface signals with the system                                                              |
| SDA              | 19  | I <sup>2</sup> C-bus serial data input/output                                                                         |
| SCL              | 20  | I <sup>2</sup> C-bus serial clock input                                                                               |

OM5926HN

I<sup>2</sup>C-bus SIM card interface

#### 8 FUNCTIONAL DESCRIPTION

The block diagram of the OM5926HN is shown in Fig.1. The functional blocks will be described in the following sections. It is assumed that the reader of this specification is familiar with GSM11.11 and ISO 7816 terminology.

#### 8.1 I<sup>2</sup>C-bus control

The I<sup>2</sup>C-bus is used:

- To configure the clock to the card in active mode  $({}^{1}\!{}_{4}f_{SIMCLK}$  and  $f_{SIMCLK})$
- To configure the clock to the card in power reduction mode (stop LOW, stop HIGH or ±1.25 MHz derived from the internal oscillator)
- For selecting operation with a 3 or 5 V card
- · For starting or stopping sessions (cold reset)
- For initiating a warm reset
- For entering or leaving the Power-down mode

| Table 2 | Description of the command bits; note 1 |
|---------|-----------------------------------------|
|---------|-----------------------------------------|

- To request the card status (hardware problem occurred, unresponsive card after activation, supply drop-out detected by the voltage supervisor, card powered or not)
- To configure the SIMI/O and I/O pins in the high-impedance state.
- 8.1.1 STRUCTURE OF THE I<sup>2</sup>C-BUS DATA FRAMES
- Commands to the OM5926HN:
  - START/ADDRESS/WRITE
  - COMMAND BYTE
  - STOP.

The fixed address is 0100100. The command bits are described in Table 2. Commands are executed on the rising edge of the 9th SCL pulse of the command byte.

• Status from the OM5926HN (see Table 4). The fixed address is 0100100.

| BIT | SYMBOL                                                                                                                                                                              | DESCRIPTION                                                                                                                                                                  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | START/STOP                                                                                                                                                                          | Logic 1 initiates an activation sequence and a cold reset procedure. Logic 0 initiates a deactivation sequence.                                                              |
| 1   | WARM Logic 1 initiates a warm reset procedure. It will be automatically reset<br>when the card starts answering, or when the 2 times 41928 CLK put<br>without answer from the card. |                                                                                                                                                                              |
| 2   | 3 V/5 VN                                                                                                                                                                            | Logic 1 sets the card supply voltage V <sub>CC</sub> to 3 V. Logic 0 sets the card supply voltage V <sub>CC</sub> to 5 V.                                                    |
| 3   | PDOWN                                                                                                                                                                               | Logic 1 applies on the CLK pin the frequency defined by bits CLKPD1 and CLKPD2, and enters a reduced current consumption mode. Logic 0 sets the circuit back to normal mode. |
| 4   | CLKPD1                                                                                                                                                                              | These 2 bits determine the clock to the card at Power-down as shown in Table 3.                                                                                              |
| 5   | CLKPD2                                                                                                                                                                              |                                                                                                                                                                              |
| 6   | DT/DFN                                                                                                                                                                              | Logic 0 sets $f_{CLK}$ to $\frac{1}{4}f_{SIMCLK}$ (in active mode). Logic 1 sets $f_{CLK}$ to $f_{SIMCLK}$ .                                                                 |
| 7   | I/OEN                                                                                                                                                                               | Logic 1 will transfer I/O to SIMI/O. Logic 0 sets I/O and SIMI/O to the high-impedance state.                                                                                |

#### Note

1. All bits are cleared at reset.

Table 3 Clock selection to the card at power-down

| CLKPD2 | CLKPD1 | FUNCTION                   |
|--------|--------|----------------------------|
| 0      | 0      | clock stop LOW             |
| 0      | 1      | clock is ½f <sub>osc</sub> |
| 1      | 0      | clock stop HIGH            |
| 1      | 1      | don't use                  |

OM5926HN

|     | BIT           | SYMBOL | DESCRIPTION                                                                                               |
|-----|---------------|--------|-----------------------------------------------------------------------------------------------------------|
|     | 0             | _      | Bit 0 is not used and is fixed to logic 1.                                                                |
|     | 1             | _      | Bit 1 is not used and is fixed to logic 0.                                                                |
|     | 2             | _      | Bit 2 is not used and is fixed to logic 0.                                                                |
| She | 3<br>et4U.com | SUPL   | Logic 1 when the voltage supervisor has signalled a fault. Logic 0 when the status is read-out.           |
|     | 4             | _      | Bit 4 is not used and is fixed to logic 0.                                                                |
|     | 5             | MUTE   | Logic 1 when a card has not answered after 2 times 41928 CLK cycles. Logic 0 when the status is read-out. |
|     | 6             | EARLY  | Logic 1 when a card has answered between 200 and 352 CLK cycles. Logic 0 when the status is read-out.     |
|     | 7             | ACTIVE | Logic 1 when the card is power-on. Logic 0 when the card is power-off.                                    |

Table 4 Description of the status bits; note 1

#### Note

1. In the event of supply drop-out during a session, the card will be automatically deactivated, bit START = 0 and the corresponding status bit = 1. The status bit will be logic 0 when the microcontroller reads out the status register, on the 7th SCL pulse. After a supply drop-out, bit SUPL = 1.

#### 8.2 Power supply

The circuit operates within a supply voltage range of 2.5 to 6 V. The supply pins are  $V_{DDS}$  and SGND. Pins  $V_{DDP}$  and PGND only supply the DC-to-DC converter for the analog drivers to the card and must be decoupled externally because of the large current spikes that the card and the DC-to-DC converter can create. An integrated spike killer ensures the card contacts remain inactive during power-up or power-down. An internal voltage reference is generated which is used for the DC-to-DC converter, the voltage supervisor and the V<sub>CC</sub> generator.

All interface signals with the microcontroller (PWROFF, SIMCLK, SCL, SDA and SIMI/O) are referenced to a separate supply pin V<sub>DDI</sub>, which may be different from V<sub>DD</sub>  $(1.5 \le V_{DDI} \le 6 \text{ V}).$ 

The pull-up resistors on bus lines SDA and SCL may be referenced to a voltage higher than  $V_{DDI}$ . This allows the use of peripherals which do not operate at  $V_{DDI}$ .

The voltage supervisor (see Fig.3) senses  $V_{DDS}$  and generates an alarm pulse when  $V_{DD}$  is too low to ensure proper operation. The alarm pulse width ( $t_W$ ) is defined by an external capacitor connected to pin DEL (1 ms per 1 nF typical).

During the alarm pulse, the l<sup>2</sup>C-bus is unresponsive but will become operational at the end of the alarm pulse. Bit SUPL is set as long as the status has not been read.

The alarm pulse will also block any spurious signals on the card contacts during microcontroller reset, and will force an automatic deactivation of the contacts in the event of supply drop-out.

If a supply drop-out occurs during a session, the START bit is cleared and an automatic deactivation is initiated.

### OM5926HN



#### 8.3 DC-to-DC converter

The whole circuit is powered by  $V_{\text{DDS}},$  except for the  $V_{\text{CC}}$  generator, the other card contact buffers and the interface signals.

The DC-to-DC converter acts as a doubler or a tripler, depending on the supply voltage  $V_{DD}$  and the card supply voltage  $V_{CC}$ . There are basically four possible situations:

- + V<sub>DD</sub> = 3 V and V<sub>CC</sub> = 3 V; the DC-to-DC converter acts as a doubler with a regulation of V<sub>VUP</sub> at approximately 4.5 V
- $V_{DD}$  = 3 V and  $V_{CC}$  = 5 V; the DC-to-DC converter acts as a tripler with a regulation of  $V_{VUP}$  at approximately 6.5 V
- $V_{DD} = 5$  V and  $V_{CC} = 3$  V; the DC-to-DC converter is disabled and  $V_{DD}$  is applied to pin VUP
- $V_{DD} = 5$  V and  $V_{CC} = 5$  V; the DC-to-DC converter acts as a doubler with a regulation of  $V_{VUP}$  at approximately 6.5 V.

The recognition of the supply voltage is done by the OM5926HN at approximately 3.3 V.

When a card session is requested by the microcontroller, the sequencer will first start the DC-to-DC converter, which is a switched capacitors type, clocked by an internal oscillator at a frequency  $f_{\rm osc}$  of approximately 2.5 MHz. The output voltage  $V_{\rm VUP}$  is regulated at approximately 4.5 or 6.5 V and subsequently fed to the  $V_{\rm CC}$  generator.  $V_{\rm CC}$  and PGND are used as a reference for all other card contacts.

### OM5926HN

#### 8.4 Power-down mode

The Power-down mode is used for current consumption reduction when the card is in sleep mode.

For entering the Power-down mode, the microcontroller must first select the state of CLK (stop LOW, stop HIGH or 1.25 MHz from the internal oscillator) using the CLKPD1 and CLKPD2 bits. Subsequently, the microcontroller sends the command PDOWN, CLK is switched to the value predefined by the CLKPD1 and CLKPD2 bits, and SIMCLK may be stopped (HIGH or LOW).

If the selected CLK is stopped, the biasing currents in the buffers to the card will be reduced. The voltage supervisor and all control functions remain active. The maximum current taken by the card when CLK is stopped should be less than 5 mA.

Before leaving the Power-down mode, the clock signal must first be applied to SIMCLK, then the PDOWN bit must be set to logic 0.

#### 8.5 Off mode

The Off mode is entered when the  $\overline{\mathsf{PWROFF}}$  signal is LOW. In this mode, no function is valid. This mode avoids switching off the power supply of the device, and gives a current consumption less than 5  $\mu A.$  Before entering the Off mode, the card must be deactivated.

The Off mode is left when the  $\overrightarrow{PWROFF}$  signal returns to HIGH. This re-initializes the voltage supervisor, and has the same effect as a reset of the device.

#### 8.6 Sequencer and clock counter

The sequencer handles the activation and deactivation sequences in accordance with GSM11.11 and ISO 7816, even in the event of an emergency (card take-out, short-circuit and supply drop-out). The sequencer is clocked with the internal oscillator frequency ( $f_{osc}$ ).

The activation is initiated with the START command (only if the card is present, and if the voltage supervisor does not detect a fault on the supply). During activation,  $V_{CC}$  goes HIGH and subsequently I/O is enabled and CLK is started with RST = LOW. The clock counter counts the CLK pulses until a start bit is detected on I/O.

After 41928 CLK pulses, if no start bit on I/O has been detected, the sequencer toggles RST to HIGH and counts another 41928 CLK pulses. If, again, no start bit has been detected, the MUTE bit is set in the Status register.

If a start bit has been detected during the two 41928 CLK pulses slots, the clock counter is stopped, RST is kept at the same level and the session can go on between the card and the system.

The clock counter ignores any start bit during the first 200 CLK pulses of both slots. If a start bit is detected between 200 and 352 CLK pulses of both slots, then the EARLY bit is set in the Status register.

The deactivation is initiated either by the microcontroller (STOP command), or automatically by the OM5926HN in the event of a short-circuit or supply voltage drop-out detected by the voltage supervisor. During deactivation, RST will go LOW, CLK is stopped, I/O is disabled and  $V_{CC}$  goes LOW.

#### 8.7 Clock circuitry

The clock to the card is either derived from the SIMCLK pin (2 to 20 MHz) or from the internal oscillator.

During a card session,  $f_{CLK}$  may be chosen to be  $^{1\!}/_{4}f_{SIMCLK}$  or  $f_{SIMCLK}$  depending on the state of the DT/DFN bit.

For the card Sleep mode, CLK may be chosen stop LOW, stop HIGH or  $1/_2 f_{osc}$  (1.25 MHz) with bits CLKPD1 and CLKPD2. This predefined value will be applied to CLK when the PDOWN bit is set to logic 1.

The first CLK pulse has the correct width, and all frequency changes are synchronous, ensuring that no pulse is smaller than 45% of the shortest period.

The duty cycle is within 45 and 55% in the stable state, the rise and fall times are less than 8% of the period and precautions must be taken to ensure that there is no overshoot or undershoot.

### OM5926HN

#### 8.7.1 ACTIVATION SEQUENCE

Figure 4 shows the activation sequence. When the card is inactive,  $V_{CC}$ , CLK, RST and I/O are LOW, with low-impedance with respect to ground. The DC-to-DC converter is stopped. SIMI/O is pulled HIGH at  $V_{DDI}$  via the 20 k $\Omega$  pull-up resistor. When all conditions are met (supply voltage, card present, no hardware problems), the microcontroller may initiate an activation sequence by setting the START bit to logic 1 (t<sub>0</sub>) via the I<sup>2</sup>C-bus:

- 1. The DC-to-DC converter is started  $(t_1)$ .
- V<sub>CC</sub> starts rising from 0 to 3 V or 0 to 5 V, according to the state of the 3 V/5 VN control bit, with a controlled rise time of 0.17 V/µs typically (t<sub>2</sub>).
- 3. I/O buffer is enabled in reception mode ( $t_3$ ).
- CLK is sent to the card reader with RST = LOW, and the count of 41928 CLK pulses is started (t<sub>4</sub> = t<sub>act</sub>).
- 5. If a start bit is detected on I/O, the clock counter is stopped with RST = LOW. If not, RST = HIGH, and a new count of 41928 CLK pulses is started ( $t_5$ ).

If a start bit is detected on I/O and the clock counter is stopped with RST = HIGH, the card session may continue. If not, the MUTE bit is set in the Status register. The microcontroller may initiate a deactivation sequence by setting the START bit to logic 0.

If a start bit is detected during the first 200 CLK pulses of each count slot, then it will not be taken into account. If a start bit is detected during 200 and 352 CLK pulses of each slot, then bit EARLY is set in the status register. The microcontroller may initiate a deactivation sequence by setting the START bit to logic 0.

The sequencer is clocked by  $\frac{1}{64}f_{osc}$  which leads to a time interval T of 25  $\mu$ s typically. Thus  $t_1 = 0$  to  $\frac{1}{2}$  T;  $t_2 = t_1 + \frac{3}{2}$  T;  $t_3 = t_1 + \frac{7}{2}$  T;  $t_4 = t_1 + 4$  T and  $t_5$  depends on the SIMCLK frequency.



OM5926HN

#### 8.7.2 DEACTIVATION SEQUENCE

Figure 5 shows the deactivation sequence. When the session is completed, the microcontroller sets the START bit to logic 0. The circuit will then execute an automatic deactivation sequence:

- 1. Card reset, RST goes LOW  $(t_{10})$ .
- 2. CLK is stopped  $(t_{11})$ .
- 3. I/O goes LOW (t<sub>12</sub>).

www.DataShe4!4UVcc falls to 0 V with typically 0.17 V/μs slew rate (t<sub>13</sub>). The deactivation is completed when V<sub>CC</sub> reaches 0.4 V (t<sub>de</sub>).

5. The DC-to-DC converter is stopped and CLK, RST, V<sub>CC</sub> and I/O become low-impedance with respect to PGND (t<sub>14</sub>).

$$t_{10} < t_{64}^{1}$$
 T;  $t_{11} = t_{10} + t_{2}^{1}$  T;  $t_{12} = t_{10} + T$ ;  $t_{13} = t_{12} + 5 \ \mu s$  and  $t_{14} = t_{10} + 4 \ T$ .



OM5926HN

#### 8.8 Protection

Two hardware fault conditions are monitored by the circuit:

- Short-circuits between  $V_{\mbox{\scriptsize CC}}$  and other contacts
- Supply drop-out.

When one of these problems is detected during a card session, the security logic block initiates an automatic deactivation of the contacts (see Fig.6).

.DataSheet4U.com



#### 8.9 I/O circuitry

The Idle state is realized by both I/O and SIMI/O being pulled HIGH (via a 10 k $\Omega$  pull-up resistor from I/O to V<sub>CC</sub> and via a 20 k $\Omega$  pull-up resistor from SIMI/O to V<sub>DDI</sub>).

I/O is referenced to V<sub>CC</sub> and SIMI/O to V<sub>DDI</sub>, thus allowing operation with V<sub>CC</sub>  $\neq$  V<sub>DD</sub>  $\neq$  V<sub>DDI</sub>.

When configuration bit I/OEN is logic 0, then I/O and SIMI/O are independent.

When bit I/OEN is logic 1, then the data transmission between I/O and SIMI/O is enabled.

The first side on which a falling edge occurs becomes the master. An anti-latch circuit disables the detection of falling edges on the other side, which becomes a slave.

After a delay time ( $t_d$ ) of <500 ns on the falling edge, the N transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side.

When the master goes back to logic 1, the P transistor on the slave side is turned on during t<sub>d</sub>, and then both sides return to their Idle states.

The maximum frequency on these lines is 1 MHz.

### OM5926HN

#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL              | PARAMETER                          | CONDITIONS                | MIN. | MAX.                   | UNIT |
|---------------------|------------------------------------|---------------------------|------|------------------------|------|
| V <sub>DDP</sub>    | power supply voltage               |                           | -0.5 | +6.5                   | V    |
| V <sub>DDS</sub>    | signal supply voltage              |                           | -0.5 | +6.5                   | V    |
| V <sub>DDI</sub>    | interface signal supply voltage    |                           | -0.5 | +6.5                   | V    |
| etvtU.com<br>i(n)   | input voltage                      |                           |      |                        |      |
|                     | pins 1, 2 and 17                   |                           | -0.5 | +6.5                   | V    |
|                     | pin 16                             |                           | -0.5 | V <sub>DDS</sub> + 0.5 | V    |
|                     | pins 19 and 20                     |                           | -0.5 | +6.5                   | V    |
|                     | pins 10, 12 and 14                 |                           | -0.5 | V <sub>CC</sub> + 0.5  | V    |
|                     | pin 13                             |                           | -0.5 | +6.5                   | V    |
|                     | pin 9                              |                           | -0.5 | +7.5                   | V    |
|                     | pins 3, 5, 7 and 8                 |                           | -0.5 | V <sub>VUP</sub> + 0.5 | V    |
| P <sub>tot</sub>    | continuous total power dissipation | $T_{amb} = -40$ to +85 °C | _    | 230                    | mW   |
| Tj                  | operating junction temperature     |                           | _    | 125                    | °C   |
| T <sub>stg</sub>    | IC storage temperature             |                           | -55  | +150                   | °C   |
| V <sub>esd(n)</sub> | electrostatic discharge voltage    |                           |      |                        |      |
|                     | on pins 10, 12, 13 and 14          |                           | -6   | +6                     | kV   |
|                     | on any other pin                   |                           | -2   | +2                     | kV   |

#### 10 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handle Metal Oxide Semiconductor (MOS) devices.

#### **11 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 35    | K/W  |

### OM5926HN

#### 12 CHARACTERISTICS

 $V_{DD} = 3 \text{ V}; \text{ } V_{DDI} = 1.5 \text{ } \text{V}; \text{ } f_{SIMCLK} = 13 \text{ } \text{MHz}; \text{ } f_{CLK} = 3.25 \text{ } \text{MHz}; \text{ } T_{amb} = 25 \text{ }^{\circ}\text{C}; \text{ } \text{unless otherwise specified}.$ 

| SYMBOL                                       | PARAMETER                                                    | CONDITIONS                                                                                                           | MIN.                | TYP. | MAX.                   | UNIT |
|----------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|------|------------------------|------|
| Supplies                                     |                                                              |                                                                                                                      |                     | -    |                        | 1    |
| V <sub>DD</sub>                              | supply voltage on pins $V_{\text{DDS}}$ and $V_{\text{DDP}}$ |                                                                                                                      | 2.5                 | -    | 6.0                    | V    |
| et4U.com                                     | supply current on pins V <sub>DDS</sub>                      | Off mode                                                                                                             | -                   | -    | 5                      | μA   |
|                                              | and V <sub>DDP</sub>                                         | inactive mode                                                                                                        | -                   | -    | 50                     | μA   |
|                                              |                                                              | Power-down mode; $V_{CC} = 5 V$ ;<br>$I_{CC} = 100 \mu$ A; SIMCLK connected<br>to SGND or $V_{DDI}$ ; CLK is stopped | -                   | _    | 500                    | μA   |
|                                              |                                                              | active mode; $V_{CC} = 3 \text{ V}$ ; $I_{CC} = 6 \text{ mA}$                                                        | -                   | -    | 18                     | mA   |
|                                              |                                                              | active mode; $V_{CC} = 5 V$ ;<br>$I_{CC} = 10 \text{ mA}$                                                            | -                   | -    | 50                     | mA   |
|                                              |                                                              | active mode; $V_{DD} = 5 V$ ; $V_{CC} = 3 V$ ;<br>$I_{CC} = 6 mA$                                                    | -                   | -    | 10                     | mA   |
|                                              |                                                              | active mode; $V_{DD} = 5 V$ ; $V_{CC} = 5 V$ ; $I_{CC} = 10 \text{ mA}$                                              | -                   | -    | 30                     | mA   |
| V <sub>DDI</sub>                             | interface signal supply voltage                              |                                                                                                                      | 1.5                 | -    | 6                      | V    |
| I <sub>DDI</sub>                             | interface signals supply current                             | SIMCLK connected to PGND<br>or V <sub>DDI</sub>                                                                      | -                   | -    | 3                      | μA   |
|                                              |                                                              | f <sub>SIMCLK</sub> = 13 MHz; V <sub>DDI</sub> = 1.5 V                                                               | _                   | -    | 120                    | μA   |
|                                              |                                                              | f <sub>SIMCLK</sub> = 13 MHz; V <sub>DDI</sub> = 6 V                                                                 | _                   | -    | 1.2                    | mA   |
| $V_{th(VDD)}$                                | threshold voltage on V <sub>DD</sub>                         | falling edge                                                                                                         | 2                   | _    | 2.3                    | V    |
| V <sub>hys(VDD)</sub>                        | hysteresis voltage on $V_{\text{DD}}$                        |                                                                                                                      | 40                  | _    | 200                    | mV   |
| $V_{th(DEL)}$                                | threshold voltage on pin DEL                                 |                                                                                                                      | -                   | 1.38 | _                      | V    |
| V <sub>DEL</sub>                             | voltage on pin DEL                                           |                                                                                                                      | -                   | -    | V <sub>DD</sub>        | V    |
| I <sub>ch(DEL)</sub>                         | charge current on pin DEL                                    |                                                                                                                      | -0.5                | -1   | -2.5                   | μA   |
| I <sub>dch(DEL)</sub>                        | discharge current on pin DEL                                 | V <sub>DEL</sub> = V <sub>DD</sub>                                                                                   | 0.5                 | _    | _                      | mA   |
| t <sub>W</sub>                               | alarm pulse width                                            | C <sub>DEL</sub> = 10 nF                                                                                             | 15                  | _    | 25                     | ms   |
| Pin SIMCL                                    | _K                                                           |                                                                                                                      |                     |      |                        |      |
| f <sub>i(SIMCLK)</sub>                       | clock input frequency                                        |                                                                                                                      | 0                   | -    | 20                     | MHz  |
| t <sub>f</sub>                               | fall time                                                    |                                                                                                                      | -                   | -    | 1                      | μs   |
| t <sub>r</sub>                               | rise time                                                    |                                                                                                                      | _                   | -    | 1                      | μs   |
| V <sub>IL</sub>                              | LOW-level input voltage                                      |                                                                                                                      | 0                   | _    | 0.3V <sub>DDI</sub>    | V    |
| V <sub>IH</sub>                              | HIGH-level input voltage                                     |                                                                                                                      | 0.7V <sub>DDI</sub> | -    | V <sub>DDI</sub> + 0.3 | V    |
| IL                                           | leakage current                                              |                                                                                                                      | -                   | -    | ±3                     | μA   |
| DC-to-DC                                     | converter                                                    |                                                                                                                      |                     |      |                        |      |
| <sup>1</sup> / <sub>2</sub> f <sub>osc</sub> | oscillator frequency                                         |                                                                                                                      | 1                   | -    | 1.6                    | MHz  |
| V <sub>VUP</sub>                             | voltage on pin VUP                                           | 5 V card                                                                                                             | -                   | 6.0  | _                      | V    |
|                                              |                                                              | 3 V card                                                                                                             | _                   | 4.5  | _                      | V    |

### OM5926HN

| SYMBOL                                                                             | PARAMETER                  | CONDITIONS                                   | MIN.                  | TYP. | MAX.                   | UNIT |
|------------------------------------------------------------------------------------|----------------------------|----------------------------------------------|-----------------------|------|------------------------|------|
| Pin SDA (                                                                          | open-drain)                |                                              | •                     | 1    |                        |      |
| V <sub>IL</sub>                                                                    | LOW-level input voltage    |                                              | -0.3                  | -    | +0.3V <sub>DDI</sub>   | V    |
| V <sub>IH</sub>                                                                    | HIGH-level input voltage   |                                              | 0.7V <sub>DDI</sub>   | _    | 6                      | V    |
| I <sub>LH</sub>                                                                    | HIGH-level leakage current |                                              | _                     | _    | 1                      | μA   |
| el¥LL.com                                                                          | LOW-level input current    | depends on the pull-up resistor              | _                     | _    | _                      | μA   |
| V <sub>OL</sub>                                                                    | LOW-level output voltage   | I <sub>OL</sub> = 3 mA                       | -                     | _    | 0.3                    | V    |
| $V_{OL}$ LOW-level output voltage $I_{OL} = 3 \text{ mA}$ $-$ Pin SCL (open-drain) |                            |                                              |                       |      |                        |      |
| V <sub>IL</sub>                                                                    | LOW-level input voltage    |                                              | -0.3                  | _    | +0.3V <sub>DDI</sub>   | V    |
| V <sub>IH</sub>                                                                    | HIGH-level input voltage   |                                              | 0.7V <sub>DDI</sub>   | _    | 6                      | V    |
|                                                                                    | input leakage current      |                                              | -                     | _    | 1                      | μA   |
| Pin PWRC                                                                           |                            |                                              |                       | 1    |                        | 1.   |
| V <sub>IL</sub>                                                                    | LOW-level input voltage    |                                              | 0                     | _    | 0.3V <sub>DDI</sub>    | V    |
| V <sub>IH</sub>                                                                    | HIGH-level input voltage   |                                              | 0.7V <sub>DDI</sub>   | _    | V <sub>DDI</sub> + 0.3 | V    |
| I <sub>LI</sub>                                                                    | input leakage current      |                                              | -                     | _    | ±1                     | μA   |
| Pin RST                                                                            |                            |                                              |                       | 1    |                        | 1.   |
| Vo                                                                                 | output voltage             | inactive mode; $I_0 = 1 \text{ mA}$          | -0.3                  | _    | +0.3                   | V    |
| I <sub>0</sub>                                                                     | output current             | inactive mode; pin RST grounded              | _                     | _    | -1                     | mA   |
| V <sub>OL</sub>                                                                    | LOW-level output voltage   | I <sub>OL</sub> = 200 μA                     | -0.2                  | _    | +0.3                   | V    |
| V <sub>OH</sub>                                                                    | HIGH-level output voltage  | I <sub>OH</sub> < -200 μA                    | V <sub>CC</sub> – 0.5 | _    | V <sub>CC</sub> + 0.2  | V    |
| t <sub>f</sub>                                                                     | fall time                  | C <sub>L</sub> = 30 pF                       | -                     | -    | 0.5                    | μs   |
| t <sub>r</sub>                                                                     | rise time                  | C <sub>L</sub> = 30 pF                       | -                     | -    | 0.5                    | μs   |
| Pin CLK                                                                            |                            |                                              | •                     | •    |                        |      |
| Vo                                                                                 | output voltage             | inactive mode; I <sub>O</sub> = 1 mA         | -0.3                  | _    | +0.3                   | V    |
| lo                                                                                 | output current             | inactive mode; pin CLK grounded              | -                     | _    | -1                     | mA   |
| V <sub>OL</sub>                                                                    | LOW-level output voltage   | I <sub>OL</sub> = 200 μA                     | -0.2                  | _    | +0.3                   | V    |
| V <sub>OH</sub>                                                                    | HIGH-level output voltage  | I <sub>OH</sub> = -200 μA                    | V <sub>CC</sub> - 0.5 | -    | V <sub>CC</sub> + 0.2  | V    |
| t <sub>f</sub>                                                                     | fall time                  | C <sub>L</sub> = 30 pF                       | -                     | -    | 8                      | ns   |
| t <sub>r</sub>                                                                     | rise time                  | C <sub>L</sub> = 30 pF                       | -                     | -    | 8                      | ns   |
| f <sub>clk</sub>                                                                   | clock frequency            | 1 MHz power-down configuration               | 1                     | _    | 1.6                    | MHz  |
|                                                                                    |                            | regular activity                             | 0                     | _    | 10                     | MHz  |
| δ                                                                                  | duty factor                | C <sub>L</sub> = 30 pF                       | 45                    | -    | 55                     | %    |
| Pin V <sub>CC</sub> (v                                                             | vith 200 nF capacitor)     |                                              |                       |      |                        |      |
| Vo                                                                                 | output voltage             | inactive mode; $I_0 = 1 \text{ mA}$          | -                     | -    | 0.3                    | V    |
|                                                                                    |                            | active mode; 5 V card; no load               | 4.85                  | 5.10 | 5.40                   | V    |
|                                                                                    |                            | active mode; 3 V card; no load               | 2.8                   | 3.05 | 3.25                   | V    |
|                                                                                    |                            | 5 V card; PDOWN = 1; $I_{CC} < 5 \text{ mA}$ | 4.6                   | _    | 5.4                    | V    |
|                                                                                    |                            | 3 V card; PDOWN = 1; $I_{CC} < 5 \text{ mA}$ | 2.75                  | _    | 3.25                   | V    |

### OM5926HN

| SYMBOL                 | PARAMETER                                                        | CONDITIONS                                                                                        | MIN.                   | TYP. | MAX.                                  | UNIT |
|------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------|------|---------------------------------------|------|
| Vo                     | output voltage                                                   | active mode;                                                                                      |                        |      |                                       |      |
|                        |                                                                  | 5 V card; with static load                                                                        | 4.60                   | _    | 5.40                                  | V    |
|                        |                                                                  | 3 V card; with static load                                                                        | 2.75                   | _    | 3.25                                  | V    |
|                        |                                                                  | 5 V card; 40 nAs pulses; note 1                                                                   | 4.60                   | _    | 5.40                                  | V    |
|                        |                                                                  | 3 V card; 12 nAs pulses; note 2                                                                   | 2.75                   | _    | 3.25                                  | V    |
| lo <sup>ei40.com</sup> | output current                                                   | inactive mode; pin V <sub>CC</sub> grounded                                                       | -                      | _    | -                                     | mA   |
|                        |                                                                  | V <sub>CC</sub> = 5V; V <sub>DD</sub> < 3.7 V                                                     | -                      | _    | 15                                    | mA   |
|                        |                                                                  | V <sub>CC</sub> = 5V; V <sub>DD</sub> > 3.7 V                                                     | -                      | _    | 20                                    | mA   |
|                        |                                                                  | V <sub>CC</sub> = 3 V; V <sub>DD</sub> < 3.7 V                                                    | -                      | _    | 10                                    | mA   |
|                        |                                                                  | V <sub>CC</sub> = 3 V; V <sub>DD</sub> > 3.7 V                                                    | -                      | _    | 15                                    | mA   |
| SR                     | slew rate on $V_{CC}$ (rise and fall)                            | C <sub>L(max)</sub> = 300 nF                                                                      | 0.05                   | 0.17 | 0.25                                  | V/µs |
| Pin I/O (in            | ternal pull-up resistor to $V_{CC}$ )                            |                                                                                                   |                        |      |                                       |      |
| Vo                     | output voltage                                                   | inactive mode; I <sub>O</sub> = 1 mA                                                              | -                      | _    | 0.3                                   | V    |
| lo                     | output current                                                   | inactive mode; pin I/O grounded                                                                   | -                      | _    | -1                                    | mA   |
| V <sub>OL</sub>        | LOW-level output voltage                                         | I <sub>OL</sub> = 1 mA                                                                            | -0.2                   | _    | +0.3                                  | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                                        | +25 μA< I <sub>OH</sub> < -25 μA                                                                  | 0.8V <sub>CC</sub>     | _    | V <sub>CC</sub> + 0.2                 | V    |
| V <sub>IL</sub>        | LOW-level input voltage                                          |                                                                                                   | -0.3                   | _    | +0.8                                  | V    |
| V <sub>IH</sub>        | HIGH-level input voltage                                         |                                                                                                   | 1.5                    | _    | V <sub>CC</sub> + 0.3                 | V    |
| I <sub>LIH</sub>       | HIGH-level input leakage current                                 |                                                                                                   | -                      | -    | 10                                    | μA   |
| IIL                    | LOW-level input current                                          |                                                                                                   | -                      | _    | -600                                  | μA   |
| t <sub>t(DI)</sub>     | data input transition time                                       | C <sub>L</sub> = 30 pF                                                                            | -                      | _    | 1.2                                   | μs   |
| t <sub>t(DO)</sub>     | data output transition time                                      | C <sub>L</sub> = 30 pF                                                                            | -                      | _    | 0.5                                   | μs   |
| t <sub>d</sub>         | delay time on falling edge                                       |                                                                                                   | -                      | _    | 500                                   | ns   |
| R <sub>pu(int)</sub>   | internal pull-up resistance between pins I/O and V <sub>CC</sub> |                                                                                                   | 13                     | -    | 20                                    | kΩ   |
| Pin SIMI/C             | ) (internal pull-up resistor to V                                | ,<br>(וסס)                                                                                        | 4                      | 1    |                                       | 1    |
| V <sub>OL</sub>        | LOW-level output voltage                                         | I <sub>OL</sub> = 1 mA                                                                            | -0.2                   | _    | +0.3                                  | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                                        | with internal 20 k $\Omega$ pull-up resistor<br>to V <sub>DDI</sub> ; I <sub>O</sub> = 10 $\mu$ A | V <sub>DDI</sub> - 0.3 | -    | V <sub>DDI</sub> + 0.2                | V    |
| V <sub>IL</sub>        | LOW-level input voltage                                          |                                                                                                   | -0.3                   | _    | +0.3V <sub>DDI</sub>                  | V    |
| V <sub>IH</sub>        | HIGH-level input voltage                                         |                                                                                                   | 0.7V <sub>DDI</sub>    | _    | V <sub>DDI</sub> + 0.3                | V    |
| I <sub>LIH</sub>       | HIGH-level input leakage current                                 |                                                                                                   | -                      | -    | 10                                    | μA   |
| IIL                    | LOW-level input current                                          | with internal 20 k $\Omega$ pull-up resistor to V <sub>DDI</sub> ; V <sub>I</sub> = 0 V           | -                      | -    | $\frac{-V_{DDI}}{20 \text{ k}\Omega}$ | μA   |
| t <sub>t(DI)</sub>     | data input transition time                                       | C <sub>L</sub> = 30 pF                                                                            | -                      | _    | 1.2                                   | μs   |
| t <sub>t(DO)</sub>     | data output transition time                                      | C <sub>L</sub> = 30 pF                                                                            | -                      | -    | 0.5                                   | μs   |
| t <sub>d</sub>         | delay time on falling edge                                       |                                                                                                   | -                      | _    | 500                                   | ns   |

### OM5926HN

| SYMBOL                      | PARAMETER                                                                  | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-----------------------------|----------------------------------------------------------------------------|------------|------|------|------|------|
| R <sub>pu(int)</sub>        | internal pull-up resistance<br>between pins SIMI/O<br>and V <sub>DDI</sub> |            | 16   | -    | 26   | kΩ   |
| Timing                      |                                                                            |            |      |      |      |      |
| t <sub>act</sub>            | activation time                                                            |            | _    | -    | 150  | μs   |
| et4U.com<br>t <sub>de</sub> | deactivation time                                                          |            | _    | -    | 120  | μs   |

#### Notes

- 1. Current pulses applied on  $V_{CC}$  (5 V card):
  - a) Continuous spikes; 20 mA amplitude;  $I_{DC} = 0$ ; 100 ns duration; pause 100 ns (2 nAs;  $I_{av} = 10$  mA; f = 5 MHz).
  - b) Continuous spikes; 20 mA amplitude;  $I_{DC}$  = 0; 400 ns duration; pause 400 ns (8 nAs;  $I_{av}$  = 10 mA; f = 1.25 MHz).
  - c) Continuous spikes; 15 mA amplitude; I<sub>DC</sub> = 5 mA; 150 ns duration; pause 300 ns (2.25 nAs; I<sub>av</sub> = 10 mA; f = 2.22 MHz).
  - d) Random spikes; 200 mA amplitude; I<sub>DC</sub> = 5 mA; 200 ns duration; pause between 0.1 and 500 ms (40 nAs) (see Fig.7).
  - e) Random spikes; 100 mA amplitude; I<sub>DC</sub> = 0; 400 ns duration; pause between 0.1 and 500 ms (40 nAs).
  - f) Random spikes; 195 mA amplitude;  $I_{DC}$  = 5 mA; 200 ns duration; pause between 0.1 and 500 ms (39 nAs).
- 2. Current pulses applied on  $V_{CC}$  (3 V card):
  - a) Continuous spikes; 12 mA amplitude;  $I_{DC}$  = 0; 100 ns duration; pause 100 ns (1.2 nAs;  $I_{av}$  = 6 mA; f = 5 MHz).
  - b) Continuous spikes; 12 mA amplitude; I<sub>DC</sub> = 0; 400 ns duration; pause 400 ns (4.8 nAs; I<sub>av</sub> = 6 mA; f = 1.25 MHz).
  - c) Continuous spikes; 9 mA amplitude; I<sub>DC</sub> = 3 mA; 150 ns duration; pause 300 ns (2.25 nAs; I<sub>av</sub> = 6 mA; f = 2.22 MHz).
  - d) Random spikes; 60 mA amplitude; I<sub>DC</sub> = 5 mA; 200 ns duration; pause between 0.1 and 500 ms (12 nAs).
  - e) Random spikes; 30 mA amplitude; I<sub>DC</sub> = 0; 400 ns duration; pause between 0.1 and 500 ms (12 nAs).
  - f) Random spikes; 57 mA amplitude; I<sub>DC</sub> = 3 mA; 200 ns duration; pause between 0.1 and 500 ms (11.4 nAs).



OM5926HN

### I<sup>2</sup>C-bus SIM card interface

### **13 APPLICATION INFORMATION**

www.DataSheet4U.com



2003 Feb 19

OM5926HN

### I<sup>2</sup>C-bus SIM card interface

#### 14 PACKAGE OUTLINE

# HVQFN20: plastic thermal enhanced very thin quad flat package; no leads; 20 terminals; body 5 x 5 x 0.85 mm



### OM5926HN

#### 15 SOLDERING

# 15.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 15.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferably be kept:

- below 220 °C for all the BGA packages and packages with a thickness ≥ 2.5mm and packages with a thickness <2.5 mm and a volume ≥350 mm<sup>3</sup> so called thick/large packages
- below 235 °C for packages with a thickness <2.5 mm and a volume <350 mm<sup>3</sup> so called small/thin packages.

#### 15.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 15.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### OM5926HN

#### 15.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                                      | SOLDERING METHOD                  |                       |  |
|-----------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                             | WAVE                              | REFLOW <sup>(2)</sup> |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                        | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP,<br>HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(3)</sup>       | suitable              |  |
| PLCC <sup>(4)</sup> , SO, SOJ                                               | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                             | not recommended <sup>(4)(5)</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                     | not recommended <sup>(6)</sup>    | suitable              |  |

#### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

OM5926HN

#### 16 DATA SHEET STATUS

| LEVEL     | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                                 |
|-----------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I         | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                |
| ell4U.com | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.             |
| 111       | Product data                        | Production                          | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Relevant changes will<br>be communicated via a Customer Product/Process Change Notification<br>(CPCN). |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **17 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 18 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

OM5926HN

### 19 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### OM5926HN

NOTES

/ww.DataSheet4U.com

### OM5926HN

NOTES

/ww.DataSheet4U.com

### OM5926HN

NOTES

/ww.DataSheet4U.com

# Philips Semiconductors – a worldwide company

ww.DataSheet4U.com

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613502/01/pp**28** 

Date of release: 2003 Feb 19

Document order number: 9397 750 10124

SCA75

Let's make things better.





Philips Semiconductors